Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-85
Section 26.5.4.7, Controller Interrupt Clear Register (CICR), on page 26-87. The CISR bit fields
are described in Table 26-16.
Table 26-16. CISR Bit Field Descriptions
Bits
Reset
Description
Settings
—
63–49
0
Reserved. Write to zero for future compatibility.
ITO
48
0
Internal Time Out
Indicates whether an internal time-out has occurred, that is,
whether a channel or EU has failed to respond to a slave
read or write within 16 cycles, which only occurs in an
impending hang condition. Assertion of this interrupt
indicates the SEC Controller has completed the transaction,
but the completed transaction does not result in a successful
read or write. The interrupt advises the system that the slave
transaction was unsuccessful.
0
No internal time-out.
1
An internal time-out
was detected.
—
47–44
0
Reserved. Write to zero for future compatibility.
DONE Overflow
CH4–CH1
43–40
0
DONE Overflow for Channels 4–1
For each channel, the bit indicates whether a DONE overflow
condition occurred. A DONE overflow occurs when more
than 15 Done interrupts are queued from the associated
channel without an interrupt clear from the core processor.
0
No DONE overflow.
1
DONE overflow
error.
CHN4 Err
39
0
Channel 4 Error Interrupt
Indicates whether a Channel 4 error occurred. The Channel
Status Register must be read to determine the exact cause of
the error.
0
No error detected.
1
Error detected.
CHN4 Dn
38
0
Channel 4 Done Interrupt
Indicates whether Channel 4 has completed its operation.
0
Not done.
1
Operation done.
CHN3 Err
37
0
Channel 3 Error Interrupt
Indicates whether a Channel 3 error occurred. The Channel
Status Register must be read to determine the exact cause of
the error.
0
No error detected.
1
Error detected.
CHN3 Dn
36
0
Channel 3 Done Interrupt
Indicates whether Channel 3 has completed its operation.
0
Not done.
1
Operation done.
CHN2 Err
35
0
Channel 2 Error Interrupt
Indicates whether a Channel 2 error occurred. The Channel
Status Register must be read to determine the exact cause of
the error.
0
No error detected.
1
Error detected.
CHN2 Dn
34
0
Channel 2 Done Interrupt
Indicates whether Channel 2 has completed its operation.
0
Not done.
1
Operation done.
CHN1 Err
33
0
Channel 1 Error Interrupt
Indicates whether a Channel 1 error occurred. The Channel
Status Register must be read to determine the exact cause of
the error.
0
No error detected.
1
Error detected.
CHN1 Dn
32
0
Channel 1 Done Interrupt
Indicates whether Channel 1 has completed its operation.
0
Not done.
1
Operation done.
—
31–26
0
Reserved. Write to zero for future compatibility.
KEU Err
25
0
KEU Error Interrupt
Indicates whether the KEU generated an error.
0
No error detected.
1
Error detected.
KEU Dn
24
0
KEU Done
Indicates whether the KEU has completed its operation.
0
Not done.
1
Operation done.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...