MSC8144E Reference Manual, Rev. 3
26-140
Freescale
Semiconductor
Security Engine (SEC)
The Data Size field is a 21-bit signed number. Values written to this register are added to the
current register value. Multiple writes are allowed. The MDEU processes data when there is a
positive value in this register and there is data available in the MDEU input FIFO. (Negative
values can arise in inbound processing, when it is necessary to hold back data from the MDEU
until the pad length has been decrypted.). Because the MDEU does not support bit offsets, the
least significant 3 bits must be written as 0 and are always read as zero. Furthermore, when the
CONT bit of the MDEU Mode Register is high, the data size must be a multiple of the 512-bit
block size (that is, the least significant 8 bits must be written as 0). Violating either of these
conditions causes a data size error (the MDEUIDR[DSE] bit is set).
This register is cleared when the MDEU is reset or reinitialized. At the end of processing, its
contents are decremented down to zero (unless there is an error interrupt).
Note:
Writing to the Data Size Register allows the MDEU to enter auto-start mode.
Therefore, always write the required Context Registers prior to writing the data size.
26.5.9.4 MDEU Reset Control Register (MDEURCR)
The MDEU Reset Control Register allows three levels reset for the MDEU only, as described in
Table 26-49.
MDEURCR
MDEU Reset Control Register
Offset 0xC6018
Bits
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
Field
—
Type
R/W
Reset 0x0000
Bits
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
Field
—
Type
R/W
Reset
0x0000
Bits 31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Field
—
Type
R/W
Reset 0x0000
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field
—
RI
MI
SR
Type
R/W
Reset 0x0000
Table 26-49. MDEURCR Field Descriptions
Name
Reset
Description
Settings
—
63–3
0
Reserved. Write to zero for future compatibility.
RI
2
0
Reset Interrupt
Setting this bit causes MDEU interrupts signalling done and error to reset.
It further resets the state of the MDEU Interrupt Status Register.
0
No reset.
1
Reset interrupt logic.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...