Debug and Profiling
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
25-27
— Acknowledged supervisor accesses.
— Acknowledged non-supervisor accesses.
— Cycles when priority = 0.
— Cycles when priority = 1.
— Cycles when priority = 2.
— Cycles when priority = 3.
— Priority upgrades.
— Cycles for which the priority was not upgraded because the upgradeable signal was
low.
— Acknowledged read accesses.
— Acknowledged write with confirm accesses.
— Acknowledged write without confirm accesses.
Over-flow mechanism.
Chapter 4, Chip-Level Arbitration and Switching System (CLASS) for details.
25.2.9 QUICC Engine Debug and Profiling
The QUICC Engine module has several means to debug and profile its operation as described in
the following sections.
25.2.9.1 Trace Buffer
The QUICC Engine module provides chip-level testing capability through the trace buffer block
(TRB). The TRB provides means of tracing the code ran by the CP (communication processor) in
real time (through storing it non-intrusively) and reporting several internal CP/TRB events. The
QUICC Engine module RISC has 4 kinds of breakpoints for on chip software debugging
Instruction breakpoint
Software breakpoint
Data breakpoint
External breakpoint
Note:
See Section 18.2, RISC Processors for details.
Table 25-9. Class0, Class1 and Class2 debug interrupts
DSP core subsystem Interrupt Number
Description of Interrupt
205
Class0 watch point mechanism interrupt
208
Class1 watch point mechanism interrupt
211
Class2 watch point mechanism interrupt
204
Class0 over flow mechanism interrupt
207
Class1 over flow mechanism interrupt
210
Class2 over flow mechanism interrupt
209
Class1 error interrupt
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...