Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
26-131
interrupt to the controller. If the Interrupt Status Register is written from the core processor, 1s in
the written value are recorded in the Interrupt Status Register if the corresponding bit is
unmasked in the Interrupt Mask Register. All other bits are cleared. This register can also be
cleared by setting the RI bit of the AESU Reset Control Register (AESURCR). The definition of
each bit in the AESU Interrupt Status Register is listed in Table 26-46.
Table 26-46. AESUISR Field Descriptions
Name
Reset
Description
Settings
—
63–15
0
Reserved. Write to zero for future compatibility.
ICE
14
0
Integrity Check Error
If set, indicates that an ICV check was
performed and that the supplied ICV did not
match the value computed by the AESU.
0
No error detected.
1
Integrity check error.
—
13
0
Reserved. Write to zero for future compatibility.
IE
12
0
Internal Error
Indicates whether an internal processing error
was detected while the AESU was processing.
Note:
This bit is set any time an enabled
error condition occurs. It can only be
cleared by setting the corresponding
bit in the AESUIMR or by resetting the
AESU.
0
No internal error detected.
1
Internal error.
ERE
11
0
Early Read Error
Indicates whether the AESU IV register was
read while the AESU was processing.
0
No early read error detected.
1
Early read error.
CE
10
0
Context Error
If set, indicates that AESU key register, the Key
Size Register, Data Size Register, Mode
Register, or IV register was modified while the
AESU was processing.
0
No context error detected.
1
Context error.
KSE
9
0
Key Size Error
IF set, indicates that an inappropriate value
(not 16, 24, or 32) was written to the AESU Key
Size Register.
0
No key size error detected.
1
Key size error.
DSE
8
0
Data Size Error
If set, an improper value was written to the
AESU Data Size Register. See Section
26.4.3.3, AESU Data Size Register, on page
26-42 for details.
0
No data size error detected.
1
Data size error.
ME
7
0
Mode Error
If set, indicates that invalid dRev. 3ata was
written to a register or that a reserved mode bit
was set.
0
Valid data.
1
Reserved or invalid mode selected.
AE
6
0
Address Error
If set, an illegal read or write address was
detected within the AESU address space.
0
No address error detected.
1
Address error detected.
OFE
5
0
Output FIFO Error
If set, the AESU output FIFO was detected
non-empty upon write of AESU Data Size
Register.
0
No output FIFO error detected.
1
Output FIFO non-empty error.
IFE
4
0
Input FIFO Error
If set, the DEU input FIFO was detected
non-empty upon generation of a done interrupt.
0
No input FIFO error detected.
1
Input FIFO non-empty error.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...