Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
13-17
GIER1_[0–3] includes interrupt enable bits of ECC events of M2 for cores 0–3. The register is
reset by a hard reset event. All bits are cleared by reset. Write accesses to this register can only be
performed in supervisor mode
.
13.5.2.3 General Interrupt Register 2 (GIR2)
GIR2 includes interrupt status of some events within MSC8144E that are rare. Those bits are not
sticky but only sample the events. The GIR2 register is reset on a hard reset event. All bits are
cleared on reset
.
Table 13-9. GIER1_n Bit Descriptions
Name
Description
Settings
—
31–4
Reserved. Write to zero for future compatibility.
M2_3_ECC_EN
3
M2 Block 3 ECC Error Enable
0
Interrupt disabled
1
Interrupt enabled
M2_2_ECC_EN
2
M2 Block 2 ECC Error Enable
0
Interrupt disabled
1
Interrupt enabled
M2_1_ECC_EN
1
M2 Block 1 ECC Error Enable
0
Interrupt disabled
1
Interrupt enabled
M2_0_ECC_EN
0
M2 Block 0 ECC Error Enable
0
Interrupt disabled
1
Interrupt enabled
GIR2
General Interrupt Register 2
Offset 0x54
Bit
31
30
29
28
27
26
25
24
—
—
SWT4
SWT3
SWT2
SWT1
SWT0
OCN_ERR
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
23
22
21
20
19
18
17
16
PCI_ERR
DDR_ERR
DMA_ERR
—
CE_IECC
CE_DECC
TDM_P1ECC TDM_P0ECC
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
TDM7_TERR TDM7_RERR TDM6_TERR TDM6_RERR TDM5_TERR TDM5_RERR TDM4_TERR TDM4_RERR
Type
R/W
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
TDM3_TERR TDM3_RERR TDM2_TERR TDM2_RERR TDM1_TERR TDM1_RERR TDM0_TERR TDM0_RERR
Type
R/W
Reset
0
0
0
0
0
0
0
0
Table 13-10. GIR2 Bit Descriptions
Name
Description
Settings
—
31–30
Reserved. Write to zero for future compatibility.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...