Memory Controller Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
12-47
12.7.10
DDR SDRAM Mode Configuration 2 Register
(DDR_SDRAM_MODE_2)
DDR_SDRAM_MODE_2 sets the values loaded into the DDR extended mode 2 and 3 registers
(for DDR2).
12.7.11
DDR SDRAM Mode Control Register (DDR_SDRAM_MD_CNTL)
DDR_SDRAM_MD_CNTL allows software to force mode/extended mode register set
commands to DRAM.
DDR_SDRAM_MODE_2
DDR SDRAM Mode Configuration 2
Offset 0x011C
Register
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ESDMODE2
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ESDMODE3
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 12-25. DDR_SDRAM_MODE_2 Bit Descriptions
Bit
Reset Description
ESDMODE2
31–16
0
Extended SDRAM Mode 2
Specifies the initial value loaded into the DDR SDRAM Extended 2 Mode Register. The range
and meaning of legal values is specified by the DDR SDRAM manufacturer.
When this value is driven onto the address bus during the DDR SDRAM initialization sequence,
MA0 presents the LSB bit of ESDMODE2, which corresponds to DDR_SDRAM_MODE_2 bit
16. The MSB of the SDRAM extended mode 2 register value must be stored at
DDR_SDRAM_MODE_2 bit 31.
ESDMODE3
15–0
0
Extended SDRAM Mode 3
Specifies the initial value loaded into the DDR SDRAM Extended 3 Mode Register. The range
of legal values is specified by the DDR SDRAM manufacturer.
When this value is driven onto the address bus during DDR SDRAM initialization, MA0 presents
the LSB of ESDMODE3, which corresponds to DDR_SDRAM_MODE_2 bit 0. The MSB of the
SDRAM extended mode 3 register value must be stored at DDR_SDRAM_MODE_2 bit 15.
DDR_SDRAM_MD_CNTL
DDR SDRAM Mode Control Register
Offset 0x0120
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
MDEN
—
CSSEL
—
MDSEL
SETR
SETPRE
CKECTL
—
Type
R/W
R
R/W
R
R/W
R
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MDV
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...