Reset Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
5-19
5.3.2 Reset Configuration Word High Register (RCWHR)
The RCWHR is a read-only register that derives its values from the reset configuration word high
loaded during the reset flow. Table 5-9 defines the RCWHR bit fields.
RCWHR
Reset Configuration Word High Register
Offset 0x04
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
RM
EWDT
BPRT
—
RIO
PTE
Type
R
Reset
Value depends on the reset configuration word high loaded during reset flow.
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PTE
—
PIN_MUX
DEVID
ER
SLP
CTLS
Type
R
Reset
Value depends on the reset configuration word high loaded during reset flow.
Table 5-9. RCWHR Bit Descriptions
Name
Description
Settings
—
31
Reserved. Write to zero for future compatibility.
RM
30
Reset Initiator Configure Targets
This bit must be set for single MSC8144E device
loading of the RCW from an I
2
C EEPROM and
BPRT is I
2
C. See Chapter 6, Boot Program. The
number of reset targets is defined externally.
0
Reset target.
1
Reset initiator.
EWDT
29
Enable Watchdog Timer
Selects the status of the software watchdog when
coming out of reset. The user can override this
value by writing a 1 to the System Watchdog
Control Register (SWCRR[SWEN]) during system
initialization.
0
Watchdog timer initially disabled.
1
Watchdog timer initially enabled.
BPRT
28–23
Boot Port Select
Defines the boot port interface configuration.
See Table 5-10.
—
22
Reserved. Write to one for future compatibility.
RIO
21
RapidIO Host Access Enable
Enables RapidIO access to internal memory after
boot.
0
RapidIO access to internal memory disabled.
1
RapidIO access to internal memory enabled.
PTE
20–15
RapidIO Prescale Timer Enable
Compute the value using:
(OCeaN clock/8 MHz) –1, rounded to the nearest
whole value.
—
14
Reserved. Write to zero for future compatibility.
PIN_MUX1
13–10
Pin Multiplexing
Stores the value of the signals sampled during
reset. This selects the I/O multiplexing mode.
See Chapter 3 External Signals.
DEVID
9–4
Device ID
Stores the value of the signals sampled during
reset.
00000 Initiator device/Device 0.
00001–
11111
Target device number (from 1 to 31).
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...