MSC8144E Reference Manual, Rev. 3
25-6
Freescale
Semiconductor
Debugging, Profiling, and Performance Monitoring
Table 25-3 describes the 8-bit instructions coded in the Instruction Register.
clock_end_
count
3
Clock End Count
Indicates that the counter in the clock block completed
its count.
0
Clock block done signal not asserted
1
Clock block done signal asserted
retention-
stopped
2
Retention Stopped
Indicates whether all of the activated MBISTs in
retention mode have stopped. This bit is cleared by
assertion of HRESET or MBIST initiation.
0
An activated MBIST in retention mode has
not stopped, or no MBIST retention stop
was performed since the last HRESET
assertion
1
All activated MBISTs in retention mode
stopped.
—
1–0
Contains value (01) required by the JTAG standard
Read-only
Figure 25-3. Instruction Register (IR) Configuration
Table 25-3. Instruction Decoding
Opcode
Instruction
Updates IR
Description
Standard Instructions
0x00
EXTEST
Yes
Selects the Boundary Scan Register (BSR). EXTEST also asserts internal
reset for the MSC8144E system logic to force a predictable internal state
while external boundary scan operations are performed. By using the TAP,
the register can:
• Scan user-defined values into the output buffers
• Capture values presented to inputs
• Control the direction of bidirectional signals
• Control the output drive of tri-statable outputs
For details on the function and use of EXTEST, refer to the IEEE Std.
1149.1 documentation. Although the latest specification recommends not
using all zeroes, it was mandated by earlier versions of the specification and
is retained for backward compatibility.
0xF0
SAMPLE
Yes
SAMPLE provides a means to obtain a snapshot of system data and control
signals.
0xF0
PRELOAD
Yes
Initializes the BSR output cells prior to the selection of EXTEST. This
initialization ensures that known data appears on the outputs when an
EXTEST instruction is entered.
Table 25-2. Instruction Register Capture and SC3400 Core Status Values
Name/bits
Description
Settings
Parallel
From TDI
Clock-IR
C
D
1
1
MUX
G1
C
D
Parallel
Input
Update-IR
Shift-IR
Output
To next cell or TDO
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...