MSC8144E Reference Manual, Rev. 3
xviii
Freescale
Semiconductor
Contents
PCI Function Configuration Register (PCIFCR) . . . . . . . . . . . . . . . . . . . . 15-33
PCI Memory-Mapped Control and Status Registers. . . . . . . . . . . . . . . . . . . 15-34
PCI Error Status Register (PCI_ESR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15-34
PCI Error Capture Disable Register (PCI_ECDR). . . . . . . . . . . . . . . . . . . 15-35
PCI Error Enable Register (PCI_EER). . . . . . . . . . . . . . . . . . . . . . . . . . . . 15-36
PCI Error Attributes Capture Register (PCI_EARCR) . . . . . . . . . . . . . . . 15-37
PCI Error Address Capture Register (PCI_EACR) . . . . . . . . . . . . . . . . . . 15-39
PCI Error Extended Address Capture Register (PCI_EEACR) . . . . . . . . . 15-39
PCI Error Data Low Capture Register (PCI_EDLCR). . . . . . . . . . . . . . . . 15-40
PCI Inbound Translation Address Registers 0–2 (PITAR[0–2]) . . . . . . . . 15-40
PCI Inbound Base Address Registers 0–2 (PIBAR[0–2]) . . . . . . . . . . . . . 15-41
PCI Inbound Extended Base Address Registers (PIEBAR[1–2]) . . . . . . . 15-41
PCI Inbound Window Attribute Registers 0–2 (PIWAR[0–2]) . . . . . . . . . 15-42
PCI Outbound Translation Address Registers 0–5 (PORAR[0–5]) . . . . . . 15-43
PCI Outbound Base Address Registers 0–5 (POBAR[0–5]) . . . . . . . . . . . 15-44
PCI Outbound Comparison Mask Registers 0–5 (POCMR[0–5]) . . . . . . . 15-44
Discard Timer Control Register (DTCR) . . . . . . . . . . . . . . . . . . . . . . . . . . 15-46
Serial RapidIO
®
Controller
RapidIO Control Symbol Summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16-8
Accessing Configuration Registers via RapidIO Packets . . . . . . . . . . . . . . . 16-10
Inbound Maintenance Accesses . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16-10
RapidIO Non-Maintenance Accesses Using LCSBA1CSR. . . . . . . . . . . . 16-10
RapidIO Maintenance Accesses . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16-11
Outbound Maintenance Accesses . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16-12
RapidIO ATMU Implementation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16-12
RapidIO Outbound ATMU. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16-13
Window Size and Segmented Windows. . . . . . . . . . . . . . . . . . . . . . . . . . . 16-15
Valid Hits to Multiple ATMU Windows . . . . . . . . . . . . . . . . . . . . . . . 16-17
Window Boundary Crossing Errors . . . . . . . . . . . . . . . . . . . . . . . . . . . 16-18
Hits to Multiple ATMU Windows . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16-21
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...