MSC8144E Reference Manual, Rev. 3
19-62
Freescale
Semiconductor
TDM Interface
the associated enable bit is also set, an interrupt is generated. This register can be updated at any
time, even when the TDMx transmitter is enabled. For details, see Section 19.2.6.3.
19.7.2.8 TDMx Receive Channel Parameter Register n
Note:
The value n is reported in decimal. Convert the value to hexadecimal before
multiplying to compute the offset value for a specific register location.
TDMxRCPRn determines the parameters for channel 0 to channel 255. The
TDMxRCPRn[RACT] bit can be changed at any time during the receiver operation. All other
fields can only be changed when TDMxRCPRn[RACT] is cleared. The read/write access to
TDMxRCPRn registers can done only to 32 bits, write or read of byte or word is not valid. The
register reset value is unknown.
Note:
All TDMxRCPRn with an index number (n) less than or equal to the
TDMxRFP[RNCF] bit (see page 19-48) should be valid when setting the
corresponding TDMxRCR[REN] bit (see page 19-58).
The TDMxRCPRn registers are implemented using a compiled memory, and include support of
parity mechanisms that allows detection and correction of one soft error using an interrupt (see
TDMxPCR on page 19-57)
.
Table 19-31. TDMxTDBST Bit Descriptions
Name
Reset
Description
Settings
—
31–24
0
Reserved. Write to zero for future compatibility.
TDBST
23–0
0
Transmit Data Buffer Second Threshold
Determines the location of the second threshold in the
transmit data buffers. The register value has a granularity of
8 bytes; that is, the three LSBits are always clear.
0x000000 to (TDBS – 7)
TDMxRCPRn
TDMx Receive Channel Parameter Register n Offset n*0x4
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RACT
RCONV
—
Reserved
RCDBA
Type
R/W
Reset
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RCDBA
Type
R/W
Reset
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Table 19-32. TDMxRCPRn Bit Descriptions
Name
Reset
Description
Settings
RACT
31
—
Receive Channel Active
Set when the receive channel n is active.
0
The channel is non-active.
1
The channel is active.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...