MSC8144E Reference Manual, Rev. 3
26-56
Freescale
Semiconductor
Security Engine (SEC)
26.4.5.6 AFEU Interrupt Status Register
The Interrupt Status Register indicates which unmasked errors have occurred and have generated
error interrupts to the channel. Each bit in this register can only be set if the corresponding bit of
the AFEU Interrupt Mask Register is zero (see Section 26.5.10.7, AFEU Interrupt Mask Register
(AFEUIMR), on page 26-157).
If the AFEU Interrupt Status Register is non-zero, the AFEU halts and the AFEU error interrupt
signal is asserted to the controller (see Section 26.5.4.6, Controller Interrupt Status Register
(CISR), on page 26-84). In addition, if the AFEU is being operated through channel-controlled
access, then an interrupt signal is generated to the channel to which this EU is assigned. The EU
error bit is set in the channel pointer Status Register (see Section 26.5.5.2, Channel Pointer
Status Registers (CPSR[1–4]), on page 26-92) and generates a channel error interrupt to the
controller.
If the Interrupt Status Register is written from the core processor, 1s in the value written are
recorded in the Interrupt Status Register if the corresponding bit is unmasked in the Interrupt
Mask Register. All other bits are cleared. This register can also be cleared by setting the RI bit of
the AFEU Reset Control Register.
26.4.5.7 AFEU Interrupt Mask Register
The Interrupt Mask Register controls the result of detected errors. For a given error (as defined in
Section 26.5.10.6, AFEU Interrupt Status Register (AFEUISR), on page 26-155), if the
corresponding bit in this register is set, the error is disabled; no error interrupt occurs and the
Interrupt Status Register is not updated to reflect the error. If the corresponding bit is not set, then
upon detection of an error, the Interrupt Status Register is updated to reflect the error, causing
assertion of the error interrupt signal, and causing the module to halt processing.
26.4.5.8 AFEU End_of_Message Register
The End_of_Message Register in the AFEU is used to signal the AFEU that all processed data is
written to the input FIFO. This allows the AFEU to do special processing when it reaches the last
block of data. Before this register is written, the AFEU will not process the last block of data in
its input FIFO. After this register is written, the AFEU continues to do normal processing on all
except the last block of data, and then goes on to process the last block using the value in the Data
Size Register to determine how much of the block to process. The Data Size Register specifies
the number of bits to process, which must be a multiple of 8 from 8–64. Once processing of the
last block is completed, the AFEU issues a done interrupt. If the dump context bit in the AFEU
Mode Register is set, the context is written to the output FIFO after the last message. A read of
the AFEU End_of_Message Register always returns a zero value.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...