MSC8144E Reference Manual, Rev. 3
xlvi
Freescale
Semiconductor
Chapter 18, QUICC Engine™ Subsystem. Describes the QUICC Engine module, ATM
controller, Ethernet controllers, and SPI controller. This is a general description. Detailed
information is provided in the QUICC Engine Block Reference Manual with Protocol
Interworking (QEIWRM), available on the www.freescale.com website.
Chapter 19, TDM Interface. Describes the eight TDM interfaces. Each can handle up to
256 channels. The interfaces support the serial bus rate and format for most standard TDM
buses, including T1 and E1 highways, pulse-code modulation (PCM) highway, and the
ISDN buses in both basic and primary rates.
Chapter 20, UART. Describes the UART interface, which is a full-duplex serial port used
to communicate with other devices.
Chapter 21, Timers. Discusses the 32 identical 16-bit general-purpose timers residing in
two timer modules (A and B) that each have their set of configuration registers.
Chapter 22, GPIO. Discusses the thirty-two GPIO signals. Sixteen of the signals can be
configured as external interrupt inputs. Each pin is multiplexed with other signals and can
be configured as a general-purpose input, general-purpose output, or a dedicated
peripheral pin.
Chapter 23, Hardware Semaphores. Describes the function and programming of the
hardware semaphores, which control resource sharing.
C. Describes the I
2
C interface. which allows the MSC8144E to boot from
a serial EEPROM device.
Chapter 25, Debugging, Profiling, and Performance Monitoring. Includes aspects of the
JTAG implementation that are specific to the SC3400 core and should be used with the
supporting IEEE® Std. 1149.1™ documentation. The discussion covers the items that the
standard requires to be defined and provides additional information specific to the
MSC8144E implementation. Also includes debugging resources available in the SC3400
DSP core subsystem, including the OCE modules, and L2 ICache module.
Chapter 26, Security Engine (SEC). Describes the architecture, function, and register and
memory structures used for security algorithm processing.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...