Nexus Development Interface (NDI)
Freescale Semiconductor
31-79
PXR40 Microcontroller Reference Manual, Rev. 1
Figure 31-55. Error Message Format
31.17.5.3.3
Data Trace Synchronization Messages
A data trace write/read w/ sync. message is messaged via the auxiliary port (provided data trace is enabled)
for the following conditions (refer to
•
Initial data trace message upon exit from system reset or whenever data trace is enabled is a
synchronization message.
•
Upon returning from a low power state, the first data trace message is a synchronization message.
•
Upon returning from debug mode, the first data trace message is a synchronization message.
•
After occurrence of queue overrun (can be caused by any trace message), the first data trace
message is a synchronization message.
•
After the periodic data trace counter has expired indicating 255
without-sync
data trace messages
have occurred since the last
with-sync
message occurred.
•
Upon assertion of the Event In (EVTI) pin, the first data trace message is a synchronization
message if the eic bits of the dc register have enabled this feature.
•
Upon data trace write/read after the previous dtm message was lost due to an attempted access to
a secure memory location.
•
Upon data trace write/read after the previous dtm message was lost due to a collision entering the
fifo between the dtm message and any of the following: error message, or watchpoint message.
Data trace synchronization messages provide the full address (without leading zeros) and insure that
development tools fully synchronize with data trace regularly. Synchronization messages provide a
reference address for subsequent DTMs, in which only the unique portion of the data trace address is
transmitted. The format for data trace write/read w/ sync. messages is as follows:
Figure 31-56. Data Write/Read w/ Sync Message Format
Exception conditions that result in data trace synchronization are summarized in
.
ECODE (00010 / 01000)
msb
lsb
1
2
SRC
TCODE (001000)
3
6 bits
4 bits
5 bits
Fixed length = 15 bits
DATA
msb
lsb
2
3
4
F-ADDR
DSZ
SRC
5
4 bits
1
TCODE (001101 or 001110)
3 bits
1–32 bits
1–64 bits
6 bits
Max length = 109 bits; Min length = 15 bits
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...