Introduction
Freescale Semiconductor
1-19
PXR40 Microcontroller Reference Manual, Rev. 1
•
Sets up the MMU to allow application boot code to execute as either Classic Power Architecture
Book E code (default) or as Freescale VLE code
•
Location and detection of application boot code
•
Automatic switch to serial boot mode if internal flash memory is blank or invalid
•
Supports software-programmable 64-bit password protection for serial boot mode
•
Autobaud function in SCI and CAN download mode
1
•
Supports censorship protection for internal flash memory
•
Provides an option to enable the software watchdog timer
1.2.23
Dual-channel FlexRay controller
The PXR40 contains one dual-channel FlexRay controller. The controller fully implements the FlexRay
Protocol Specification Version 2.1 Rev A. The FlexRay protocol is designed to facilitate implementation
of fault tolerant, time-triggered, and highly dependable control systems by offering a fault tolerant clock
synchronization mechanism. The FlexRay protocol maintains the global time across the functional nodes
of a network with a precision (jitter) of maximum 1 µs at a data rate of 10 Mbit/sec and redundant
communication channels.
The FlexRay controller provides the following features:
•
FlexRay Communications System Protocol Specification, Version 2.1 Rev A compliant protocol
implementation
•
FlexRay Communications System Electrical Physical Layer Specification, Version 2.1 Rev A
compliant bus driver interface
•
Single channel support
— FlexRay Port A can be configured to be connected either to physical FlexRay channel A or
physical FlexRay channel B.
•
FlexRay bus data rates of 10 Mbit/sec, 8 Mbit/sec, 5 Mbit/sec, and 2.5 Mbit/sec supported
•
128 configurable message buffers with
— Individual frame ID filtering
— Individual channel ID filtering
— Individual cycle counter filtering
•
Message buffer header, status and payload data stored in dedicated FlexRay memory
— Allows for flexible and efficient message buffer implementation
— Consistent data access ensured by means of buffer locking scheme
— Application can lock multiple buffers at the same time
•
Size of message buffer payload data section configurable from 0 to 254 bytes
•
Two independent message buffer segments with configurable size of payload data section
— Each segment can contain message buffers assigned to the static segment and message buffers
assigned to the dynamic segment at the same time
1. Feature available only on revision 2 release of device.
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...