Memory Protection Unit (MPU)
16-6
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
16.2.2
Register Descriptions
This section lists the MPU registers in address order and describes the registers and their bit fields.
16.2.2.1
MPU Control/Error Status Register (MPU_CESR)
The MPU_CESR provides one byte of error status and three bytes of configuration information. A global
MPU enable/disable bit is also included in this register.
0x083C
MPU_RGDAAC15 — MPU RGD alternate access
control 15
32
W
0x0840–0x08FF Reserved
1
See register definition.
Offset: M0x0000
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
SPERR
1
1
Each SPERR bit can be cleared by writing a one to the bit location.
1
0
0
0
HRL
NSP
NRGD
0
0
0
0
0
0
0
V
L
D
W
(w1c)
Reset 0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
1
0
1
0
0
0
0
1
0
0
0
0
0
0
0
0
0
Figure 16-2. MPU Control/Error Status Register (MPU_CESR)
Table 16-3. MPU_CESR Bit Field Descriptions
Field
Description
0–7
SPERR
MPU port n Error (where the MPU port number matches the bit number (see
)). Each bit in this read-only
field represents a flag maintained by the MPU for signaling the presence of a captured error contained in the
MPU_EARn and MPU_EDRn registers. The individual bit is set when the hardware detects an error and records the
faulting address and attributes. It is cleared when the corresponding bit is written to a logical one. If another error is
captured at the exact same cycle as a write of a logical one, this flag remains set. A find-first-one instruction (or
equivalent) can be used to detect the presence of a captured error.
0 The corresponding MPU_EARn/MPU_EDRn registers do not contain an unread captured error
1 The corresponding MPU_EARn/MPU_EDRn registers do contain an unread captured error
Note: Bit 0 indicates an EBI protection error, bit 1 indicates an SRAM protection error, bit 2 indicates a peripheral
bridge B protection error, and bit 3 indicates a peripheral bridge A protection error.
8–11
Reserved
12–15
HRL
Hardware Revision Level. This 4-bit read-only field specifies the MPU’s hardware and definition revision level. It can
be read by software to determine the functional definition of the module. This field reads as 0 on this device.
16–19
NSP
Number of MPU ports. This 4-bit read-only field specifies the number of slave ports connected to the MPU.
This field reads as 0b0100 on this device.
Table 16-2. MPU Memory Map (continued)
Offset from
MPU_BASE
(0xFFF1_0000)
Register
Bits Access
Reset Value
Section/Page
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...