Enhanced Queued Analog-to-Digital Converter (EQADC)
27-60
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
Table 27-33. Field Descriptions
Field
Description
0
EOQ
End Of Queue Bit. The EOQ bit is asserted in the last command of a CQueue to indicate to the EQADC
that a scan of the CQueue is completed. EOQ instructs the EQADC to reset its current CFIFO transfer
counter value (TC_CF) to zero. Depending on the CFIFO mode of operation, the CFIFO status will also
change upon the detection of an asserted EOQ bit on the last transferred command - see
, for details.
0 Not the last entry of the CQueue.
1 Last entry of the CQueue.
Note: If both the PAUSE and EOQ bits are asserted in the same command message the respective flags
are set, but the CFIFO status changes as if only the EOQ bit were asserted.
1
PAUSE
Pause Bit. The Pause bit allows software to create sub-queues within a CQueue. When the EQADC
completes the transfer of a command with an asserted Pause bit, the CFIFO enters the WAITING FOR
TRIGGER state. Refer to
Section 27.7.4.7.1, CFIFO Operation Status
, for a description of the state
transitions. The Pause bit is only valid when CFIFO operation mode is configured to single or
continuous-scan edge trigger mode.
0 Do not enter WAITING FOR TRIGGER state after transfer of the current Command Message.
1 Enter WAITING FOR TRIGGER state after transfer of the current Command Message.
Note: If both the PAUSE and EOQ bits are asserted in the same command message the respective flags
are set, but the CFIFO status changes as if only the EOQ bit were asserted.
2
REP
Repeat/loop Start Point Indication Bit. The REP bit is asserted in the command to indicate where is the
start point of the sub-queue to be repeated when the streaming mode is enabled. The PAUSE bit indicates
the end point of the sub-queue. Therefore, both can occur in the same command or in separated ones. If
two or more REP bits are read before a PAUSE bit, this is an error case and the intermediary REP bits are
ignored.
0 It is not the start point of a loop.
1 Indicates the start point of the sub-queue to be repeated.
3–4
Reserved
5
EB
External Buffer Bit. A negated EB bit indicates that the command is sent to an internal CBuffer.
0 Command is sent to an internal buffer.
1 Reserved.
6
BN
Buffer Number Bit. BN indicates which buffer the message will be stored in.
1 Message stored in buffer 1.
0 Message stored in buffer 0.
7
CAL
Calibration Bit. CAL indicates if the returning conversion result must be calibrated.
1 Calibrate conversion result.
0 Do not calibrate conversion result.
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...