Enhanced Serial Communication Interface (eSCI)
Freescale Semiconductor
26-9
PXR40 Microcontroller Reference Manual, Rev. 1
Table 26-6. eSCI_CR1 Field Descriptions
Field
Description
LOOPS
Loop Mode Select. This control bit together with the RSRC control bit defines the receiver source mode. The
mode coding is defined in
and the modes are described in
Section 26.4.5.3.2, Receiver Input Mode
R
Reserved. This bit is reserved. It is read as 0. Application must not write 1 to these bits.
RSRC
Receiver Source Control. This control bit together with the LOOPS control bit defines the receiver source mode.
The mode coding is defined in
and the modes are described in
Section 26.4.5.3.2, Receiver Input
.
M
Frame Format Mode. This control bit together with the M2 bit of the
controls the
frame format used. The supported frame formats and the related settings are defines in
WAKE
Receiver Wake-up Condition. This control bit defines the wake-up condition for the receiver. The receiver
wake-up is described in
Section 26.4.5.5, Multiprocessor Communication
.
0 Idle line wake-up.
1 Address mark wake-up
ILT
Idle Line Type. This control bit defines the type of idle line detection for the receiver wake-up. The two types are
described in
Section 26.4.5.5.1, Idle-Line Wakeup
.
0 Idle line detection starts after reception of a low bit.
1 Idle line detection starts after reception of the last stop bit.
PE
Parity Enable. This control bit enables the parity bit generation and checking. The location of the parity bits is
shown in
0 Parity bit generation and checking disabled.
1 Parity bit generation and checking enabled.
PT
Parity Type. This control bit defines whether even or odd parity has to be used.
0 Even parity (even number of ones in character clears the parity bit).
1 Odd parity (odd number of ones in character clears the parity bit).
TIE
Transmitter Interrupt Enable. This bit controls the eSCI_IFSR1[TRDE] interrupt request generation.
0 TDRE interrupt request generation disabled.
1 TDRE interrupt request generation enabled.
TCIE
Transmission Complete Interrupt Enable. This bit controls the eSCI_IFSR1[TC] interrupt request generation.
0 TC interrupt request generation disabled.
1 TC interrupt request generation enabled.
RIE
Receiver Full Interrupt Enable. This bit controls the eSCI_IFSR1[RDRF] interrupt request generation.
0 RDRF interrupt request generation disabled.
1 RDRF interrupt request generation enabled.
ILIE
Idle Line Interrupt Enable. This bit controls theeSCI_IFSR1[IDLE] interrupt request generation.
0 IDLE interrupt request generation disabled.
1 IDLE interrupt request generation enabled.
TE
Transmitter Enable. This control bit enables and disables the transmitter. The control features of the transmitter
are described in
Section 26.4.5.2.1, Transmitter States and Transitions
0 Transmitter disabled.
1 Transmitter enabled.
RE
Receiver Enable.This control bit enables and disables the receiver. The control features of the receiver are
described in
Section 26.4.5.3.1, Receiver States and Transitions
.
0 Receiver disabled.
1 Receiver enabled.
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...