B2.26
CPUECTLR_EL1, CPU Extended Control Register, EL1
The CPUECTLR_EL1 provides additional
IMPLEMENTATION DEFINED
configuration and control options for
the core.
Bit field descriptions
CPUECTLR_EL1 is a 64-bit register, and is part of the 64-bit registers functional group.
This register resets to value
0x0000000961563000
.
0
31
RES
0
5
6
7
8
9
11
EXTLLC
1
17
19 18
20
21
22
23
24
DTLB_CABT_EN
WS_THR_L2
WS_THR_L3
WS_THR_L4
WS_THR_DRAM
3
4
WS_THR_DCZVA
15
16
63
32
33
ATOMIC_ACQ_NEAR
36
38 37
39
40
41
42
43
MM_VMID_THR
MM_ASP_EN
MM_CH_DIS
MXP_EN
MXP_TP
MXP_ATHR
34
35
62 61 60 59
57
54
56
53 52
55
58
51
49
50
47 46
48
45 44
27 26
28
30 29
25
14 13 12
MM_TLBPF_DIS
CA_EVICT_DIS
CA_UCLEAN_EVICT_EN
PFT_IF
PFT_LS
PFT_MM
L2_FLUSH
HPA_MODE
HPA_CAP
HPA_L1_DIS
HPA_DIS
ATOMIC_ST_NEAR
ATOMIC_REL_NEAR
ATOMIC_LD_NEAR
TLD_PRED_DIS
PF_STS_DIS
PF_SS_L2_DIST
PF_STI_DIS
PF_DIS
RPF_LO_CONF
RPF_DIS
2
RPF_PHIT_EN
Figure B2-22 CPUECTLR_EL1 bit assignments
RES0, [63:62]
RES0
Reserved.
MXP_EN, [61]
Max-power throttle enable. The possible values are:
0
Disables max-power throttling mechanism. This is the reset value.
B2 AArch64 system registers
B2.26 CPUECTLR_EL1, CPU Extended Control Register, EL1
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-172
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......