A1.7
Product revisions
This section indicates the first release and, in subsequent releases, describes the differences in
functionality between product revisions.
r0p0
First release.
r1p0
Further development and optimization of the product, including updates to the L2 data RAM
control inputs to allow multi-cycle hold timing constraints to ease timing closure.
r2p0
Includes Inter-Exception level isolation of branch predictor structures so that an Exception
Level cannot train branch prediction for a different Exception Level to reliability hit in these
trained prediction entries. Implemented new barrier SSBB.
r3p0
Implemented new barriers PSSBB and CSDB. Support for
Speculative Store Bypass Safe
(SSBS) bit enabling software to indicate whether hardware is permitted to load or store
speculatively.
A1 Introduction
A1.7 Product revisions
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
A1-32
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......