Table D4-2 PMU events (continued)
Bit Event mnemonic
Description
[9]
EXC_TAKEN
Exception taken:
1
This event is implemented.
[8]
INST_RETIRED
Instruction architecturally executed:
1
This event is implemented.
[7]
ST_RETIRED
Instruction architecturally executed, condition check pass - store:
0
This event is not implemented.
[6]
LD_RETIRED
Instruction architecturally executed, condition check pass - load:
0
This event is not implemented.
[5]
L1D_TLB_REFILL
L1 Data TLB refill:
1
This event is implemented.
[4]
L1D_CACHE
L1 Data cache access:
1
This event is implemented.
[3]
L1D_CACHE_REFILL
L1 Data cache refill:
1
This event is implemented.
[2]
L1I_TLB_REFILL
L1 Instruction TLB refill:
1
This event is implemented.
[1]
L1I_CACHE_REFILL
L1 Instruction cache refill:
1
This event is implemented.
[0]
SW_INCR
Instruction architecturally executed, condition check pass - software increment:
1
This event is implemented.
Note
The PMU events implemented in the above table can be found in
Event number PMU event bus (to
.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
D4 AArch32 PMU registers
D4.2 PMCEID0, Performance Monitors Common Event Identification Register 0
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
D4-438
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......