B4.11
ICC_SRE_EL3, Interrupt Controller System Register Enable register, EL3
ICC_SRE_EL3 controls whether the System register interface or the memory-mapped interface to the
GIC CPU interface is used for EL3.
Bit field descriptions
ICC_SRE_EL3 is a 32-bit register and is part of:
• The GIC system registers functional group.
• The Security registers functional group.
• The GIC control registers functional group.
31
0
1
2
3
SRE
DFB
DIB
RES
0
4
Enable
Figure B4-7 ICC_SRE_EL3 bit assignments
RES0, [31:4]
Reserved,
RES0
.
Enable, [3]
Enables lower Exception level access to ICC_SRE_EL1 and ICC_SRE_EL2. The value is:
1
• Secure EL1 accesses to Secure ICC_SRE_EL1 do not trap to EL3.
• EL2 accesses to Non-secure ICC_SRE_EL1 and ICC_SRE_EL2 do not trap to
EL3.
• Non-secure EL1 accesses to ICC_SRE_EL1 do not trap to EL3.
This bit is RAO/WI.
DIB, [2]
Disable IRQ bypass. The possible values are:
0
IRQ bypass enabled.
1
IRQ bypass disabled.
DFB, [1]
Disable FIQ bypass. The possible values are:
0
FIQ bypass enabled.
1
FIQ bypass disabled.
SRE, [0]
System Register Enable. The value is:
1
The System register interface for the current Security state is enabled.
B4 GIC registers
B4.11 ICC_SRE_EL3, Interrupt Controller System Register Enable register, EL3
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B4-326
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......