B3.9
ERR0PFGFR, Error Pseudo Fault Generation Feature Register
The ERR0PFGFR is the Cortex-A76 node register that defines which fault generation features are
implemented.
Bit field descriptions
ERR0PFGFR is a 32-bit register and is RO.
31
0
RES
0
1
30 29
2
3
4
5
6
7
R
PFG
CE
DE
UEO
UER
UEU
UC
Figure B3-7 ERR0PFGFR bit assignments
PFG, [31]
Pseudo Fault Generation. The value is:
1
The node implements a fault injection mechanism.
R, [30]
Restartable bit. When it reaches zero, the Error Generation Counter restarts from the
ERR0PFGCDN value or stops. The value is:
1
This feature is controllable.
[29:7]
RES0
Reserved.
CE, [6]
Corrected Error generation. The value is:
1
This feature is controllable.
DE, [5]
Deferred Error generation. The value is:
1
This feature is controllable.
UEO, [4]
Latent or Restartable Error generation. The value is:
0
The node does not support this feature.
UER, [3]
Signaled or Recoverable Error generation. The value is:
0
The node does not support this feature.
UEU, [2]
Unrecoverable Error generation. The value is:
0
The node does not support this feature.
B3 Error system registers
B3.9 ERR0PFGFR, Error Pseudo Fault Generation Feature Register
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B3-305
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......