1
Enables max-power throttling mechanism.
Note
Both the MXP_EN bit and the
MPMMEN
input pin at the DSU cluster level must be
asserted to enable the max-power throttling mechanism.
RES0, [60:59]
RES0
Reserved.
MXP_TP, [58:57]
Percentage of throttling in the Load-Store and Vector Execute units during the period when
throttling has been triggered and is active. The possible values are:
00
Throttle by 60%. This is the reset value.
01
Throttle by 50%.
10
Throttle by 40%.
11
Throttle by 30%.
MXP_ATHR, [56:55]
Peak activity threshold at which max-power throttling is triggered. The possible values are:
00
Max-power throttling triggered at 70% of peak activity. This is the reset value.
01
Max-power throttling triggered at 60% of peak activity.
10
Max-power throttling triggered at 50% of peak activity.
11
Max-power throttling triggered at 40% of peak activity.
MM_VMID_THR, [54]
VMID filter threshold. The possible values are:
0
Flush VMID filter after 16 unique VMID allocations to the MMU Translation Cache.
This is the reset value.
1
Flush VMID filter after 32 unique VMID allocations to the MMU Translation Cache.
MM_ASP_EN, [53]
Disables allocation of splintered pages in L2 TLB. The possible values are:
0
Enables allocation of splintered pages in the L2 TLB. This is the reset value.
1
Disables allocation of splintered pages in the L2 TLB.
MM_CH_DIS, [52]
Disables use of contiguous hint. The possible values are:
0
Enables use of contiguous hint. This is the reset value.
1
Disables use of contiguous hint.
MM_TLBPF_DIS, [51]
Disables L2 TLB prefetcher. The possible values are:
0
Enables L2 TLB prefetcher. This is the reset value.
1
Disables L2 TLB prefetcher.
HPA_MODE, [50:49]
Hardware Page Aggregation
(HPA) mode. The possible values are:
B2 AArch64 system registers
B2.26 CPUECTLR_EL1, CPU Extended Control Register, EL1
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-173
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......