TGE, [27]
Traps general exceptions. If this bit is set, and SCR_EL3.NS is set, then:
• All exceptions that would be routed to EL1 are routed to EL2.
• The SCTLR_EL1.M bit is treated as
0
regardless of its actual state, other than for reading the
bit.
• The HCR_EL2.FMO, IMO, and AMO bits are treated as
1
regardless of their actual state,
other than for reading the bits.
• All virtual interrupts are disabled.
• Any
IMPLEMENTATION DEFINED
mechanisms for signaling virtual interrupts are disabled.
• An exception return to EL1 is treated as an illegal exception return.
HCR_EL2.TGE must not be cached in a TLB.
When the value of SCR_EL3.NS is 0 the core behaves as if this field is 0 for all purposes other
than a direct read or write access of HCR_EL2.
TID3, [18]
Traps ID group 3 registers. The possible values are:
0
ID group 3 register accesses are not trapped.
1
Reads to ID group 3 registers executed from Non-secure EL1 are trapped to EL2.
See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
for the
registers covered by this setting.
Configurations
If EL2 is not implemented, this register is
RES0
from EL3
RW fields in this register reset to architecturally
UNKNOWN
values.
Bit fields and details not provided in this description are architecturally defined. See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
.
B2 AArch64 system registers
B2.51 HCR_EL2, Hypervisor Configuration Register, EL2
100798_0300_00_en
Copyright © 2016–2018 Arm Limited or its affiliates. All rights
reserved.
B2-213
Non-Confidential
Summary of Contents for Cortex-A76 Core
Page 4: ......
Page 22: ......
Page 23: ...Part A Functional description ...
Page 24: ......
Page 119: ...Part B Register descriptions ...
Page 120: ......
Page 363: ...Part C Debug descriptions ...
Page 364: ......
Page 401: ...Part D Debug registers ...
Page 402: ......
Page 589: ...Part E Appendices ...
Page 590: ......