General Purpose I/O Module
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
14-14
Freescale Semiconductor
14.6.5.4
Pin Drive Strength Registers
The pin drive strength registers (PDSR0 and PDSR1) are read/write, and each bit resets to logic 0 in single
chip mode (MCF52235 default) and logic 1 in EzPort and FAST mode.
IPSBAR
Offset: 0x10_0078 (PWOR)
Access: User read/write
15
14
13
12
11
10
9
8
R
PWOR15
PWOR14
PWOR13
PWOR
12
PWOR11
PWOR
10
PWOR9
PWOR
8
W
Reset
0
0
0
0
0
0
0
0
7
6
5
4
3
2
1
0
R
PWOR7
PWOR
6
PWOR5
PWOR
4
PWOR3
PWOR
2
PWOR1
PWOR
0
W
Reset
0
0
0
0
0
0
0
0
Figure 14-24. Pin Wired OR Register (PWOR)
Table 14-8. PWOR Field Descriptions
Field
Description
PWORn
Wired OR configuration bits.
0 Configures the selected bit for normal operation
1 Configures the selected bit for wired OR operation
IPSBAR
Offset: 0x10_007A (PDSR1)
Access: User read/write
15
14
13
12
11
10
9
8
R
PDSR47
PDSR46
PDSR45
PDSR44
PDSR43
PDSR42
PDSR41
PDSR40
W
Reset
See footnote 1
See footnote 1
See footnote 1
See footnote 1
7
6
5
4
3
2
1
0
R
PDSR39
PDSR38
PDSR37
PDSR36
PDSR35
PDSR34
PDSR33
PDSR32
W
Reset
See footnote 1
See footnote 1
See footnote 1
See footnote 1
1) Each bit resets to logic 0 in Single Chip mode and logic 1 in EzPort/FAST mode.
Figure 14-25. Pin Drive Strength Register 1 (PDSR1)
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60