Power Management
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
9-4
Freescale Semiconductor
9.2.1.1
Peripheral Power Management Register Low (PPMRL)
IPSBAR
Offset:
0x00_0018 (PPMRL)
Access: read/write
31
30
29
28
27
26
25
24
R
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
23
22
21
20
19
18
17
16
R
0
0
CDFEC0
0
0
CDINTC1
CDINTC0
CDTMR3
W
Reset
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
R
CDTMR2
CDTMR1
CDTMR0
CDRTC
0
CDQSPI
CDI2C
0
W
Reset
0
0
0
0
0
0
0
0
7
6
5
4
3
2
1
0
R
CDUART2
CDUART1
CDUART0
CDDMA
0
0
CDG
0
W
Reset
0
0
0
0
1
0
0
0
Figure 9-2. Peripheral Power Management Register Low (PPMRL)
Table 9-3. PPMRL Field Descriptions
Field
Description
31–22
Reserved, should be cleared.
21
CDFEC0
Disable clock to the FEC (Fast Ethernet Controller) module.
0 FEC module clock is enabled
1 FEC module clock is disabled
20–19
Reserved, should be cleared.
18
CDINTC0
Disable clock to the INTC1 module.
0 INTC1 module clock is enabled
1 INTC1 module clock is disabled
17
CDINTC0
Disable clock to the INTC0 module.
0 INTC0 module clock is enabled
1 INTC0 module clock is disabled
16
CDTMR3
Disable clock to the DTIM3 module.
0 TMR3 module clock is enabled
1 TMR3 module clock is disabled
15
CDTMR2
Disable clock to the DTIM2 module.
0 TMR2 module clock is enabled
1 TMR2 module clock is disabled
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60