Edge Port Modules (EPORTn)
Freescale Semiconductor
16-3
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
16.4
Memory Map/Register Definition
This subsection describes the memory map and register structure. Refer to
the EPORT memory map.
16.4.1
EPORT Pin Assignment Register (EPPAR)
The EPORT pin assignment register (EPPAR) controls the function of each pin individually.
Table 16-2. Edge Port Module Memory Map
IPSBAR
Offset
Register
Width
(bits)
Access
Reset Value
Section/Page
EPORT0
EPORT1
Supervisor Access Only Registers
1
1
User access to supervisor-only address locations have no effect and result in a bus error.
0x13_0000
0x14_0000
EPORT Pin Assignment Register (EPPARn)
16
R/W
0x0000
0x13_0002
0x14_0002
EPORT Data Direction Register (EPDDRn)
8
R/W
0x00
0x13_0003
0x14_0003
EPORT Interrupt Enable Register (EPIERn)
8
R/W
0x00
Supervisor/User Access Registers
0x13_0004
0x14_0004
EPORT Data Register (EPDRn)
8
R/W
0xFF
0x13_0005
0x14_0005
EPORT Pin Data Register (EPPDRn)
8
R
See Section
0x13_0006
0x14_0006
EPORT Flag Register (EPFRn)
8
R/W
0x00
IPSBAR
Offset:
0x13_0000 (EPPAR0)
0x14_0000 (EPPAR1)
Access: Supervisor read/write
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
EPPA7
EPPA6
EPPA5
EPPA4
EPPA3
EPPA2
EPPA1
EPPA0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 16-2. EPORT Pin Assignment Register (EPPAR)
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60