Chapter 11. Embedded Programmable Interrupt Controller (EPIC) Unit
11-25
Register Definitions
Figure 11-15 shows the bits of the IVPRs and SVPRs.
Figure 11-15. Direct and Serial Interrupt Vector/Priority Registers (IVPR and SVPR)
Table 11-21 shows the bit settings for the IVPRs and SVPRs.
11.9.8.2 Direct & Serial Interrupt Destination Registers (IDRs, SDRs)
The IDR and SDR registers indicate the destination for each external interrupt source.
Because the MPC8240 is a single-processor device, the destination is always P0. Note that
these registers are read-only. The address offsets from EUMBBAR for the IDRs and SDRs
are shown in Table 11-22.
Table 11-21. IVPR and SVPR Field Descriptions
Bits
Name
Reset
Value
Description
31
M
1
Mask. Masks interrupts from this source.
0 If the mask bit is cleared while the corresponding IPR bit is set, int is asserted
to the processor.
1 Further interrupts from this source are disabled
30
A
0
Activity. Indicates that an interrupt has been requested or that it is in-service.
Note that this bit is read-only.
0 No current interrupt activity associated with this source.
1 The interrupt bit for this source in the IPR or ISR is set.
The VECTOR, PRIORITY, P (polarity), or S (sense) values should not be
changed while the A bit is set, except to clear an old interrupt.
29–24
—
All 0s
Reserved
23
P
0
Polarity. This bit sets the polarity for the external interrupt.
0 Polarity is active-low or negative-edge triggered
1 Polarity is active-high or positive-edge triggered
22
S
0
Sense. This bit sets the sense for external interrupts.
0 The external interrupt is edge-sensitive.
1 The external interrupt is level-sensitive.
21–20
—
All 0s
Reserved
19–16
PRIORITY
0x0
Priority. This field contains the four-bit interrupt priority. The lowest priority is 0
and the highest is 15. A priority level of 0 disables interrupts from this source.
15–8
—
0x00
Reserved
7–0
VECTOR
0x00
Vector. The vector value in this field is returned when the interrupt acknowledge
register (IACK) is read and the interrupt associated with this vector has been
requested.
M A
0 0 0 0 0 0
P S
0 0
PRIORITY
0 0 0 0 0 0 0 0
VECTOR
31
30
29
24 23 22 21 20 19
16 15
8
7
0
Reserved
Summary of Contents for MPC8240
Page 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Page 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Page 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Page 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Page 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Page 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Page 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Page 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Page 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Page 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Page 516: ...16 14 Watchpoint Trigger Applications ...
Page 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Page 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Page 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...