xvi
MPC8240 Integrated Processor User’s Manual
CONTENTS
Paragraph
Number
Title
Page
Number
Inbound Post_FIFO Tail Pointer Register (IPTPR) ............................. 9-17
Outbound Free_FIFO Head Pointer Register (OFHPR)....................... 9-18
Outbound Free_FIFO Tail Pointer Register (OFTPR) ......................... 9-18
Outbound Post_FIFO Head Pointer Register (OPHPR)....................... 9-19
Outbound Post_FIFO Tail Pointer Register (OPTPR) ......................... 9-19
Messaging Unit Control Register (MUCR).......................................... 9-20
Queue Base Address Register (QBAR)................................................ 9-21
Chapter 10
2
C Interface
10.1
C Interface Overview ..................................................................................... 10-1
10.1.1
C Unit Features .......................................................................................... 10-1
10.1.2
C Interface Signal Summary...................................................................... 10-2
10.1.3
C Register Summary .................................................................................. 10-2
10.1.4
C Block Diagram ....................................................................................... 10-3
10.2
C Protocol ...................................................................................................... 10-3
10.3
C Register Descriptions ................................................................................. 10-7
10.3.1
C Address Register (I2CADR) .................................................................. 10-7
10.3.2
C Frequency Divider Register (I2CFDR) .................................................. 10-8
10.3.3
C Control Register (I2CCR) .................................................................... 10-10
10.3.4
C Status Register (I2CSR) ....................................................................... 10-11
10.3.5
C Data Register (I2CDR)......................................................................... 10-13
Generation of Repeated START................................................................. 10-15
Generation of SCK when SDA Low........................................................... 10-15
Slave Mode Interrupt Service Routine........................................................ 10-16
Slave Transmitter and Received Acknowledge ...................................... 10-16
Loss of Arbitration and Forcing of Slave Mode ..................................... 10-16
Interrupt Service Routine Flowchart........................................................... 10-16
Summary of Contents for MPC8240
Page 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Page 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Page 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Page 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Page 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Page 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Page 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Page 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Page 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Page 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Page 516: ...16 14 Watchpoint Trigger Applications ...
Page 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Page 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Page 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...