Chapter 2. Signal Descriptions and Clocking
2-11
Detailed Signal Descriptions
2.2.1.5.2 Command/Byte Enable (C/BE[3:0])—Input
Following is the state meaning for C/BE[3:0] as input signals.
State Meaning
Asserted/Negated—During the address phase, C/BE[3:0] indicate
the command that another master is sending. The MPC8240 uses the
value on these signals (in addition to the address) to determine
whether it is a target for a transaction. Table 2-3 summarizes the PCI
bus command encodings. See Section 7.3.3, “Addressing,” for more
information.
During the data phase, C/BE[3:0] indicate which byte lanes are valid.
2.2.1.6 Device Select (DEVSEL)
The device select (DEVSEL) signal is both an input and output on the MPC8240.
2.2.1.6.1 Device Select (DEVSEL)—Output
Following is the state meaning for DEVSEL as an output.
State Meaning
Asserted—Indicates that the MPC8240 has decoded the address of a
PCI transaction, and it is the target of the current access.
Negated—Indicates that the MPC8240 has decoded the address and
is not the target of the current access.
Table 2-3. PCI Command Encodings
C/BE[3:0]
PCI Command
0000
Interrupt acknowledge
0001
Special cycle
0010
I/O read
0011
I/O write
0100
Reserved
0101
Reserved
0110
Memory read
0111
Memory write
1000
Reserved
1001
Reserved
1010
Configuration read
1011
Configuration write
1100
Memory read multiple
1101
Dual address cycle
1
1
The MPC8240 does not generate this command or
the reserved commands.
1110
Memory read line
1111
Memory write and invalidate
Summary of Contents for MPC8240
Page 1: ...MPC8240UM D Rev 1 1 2001 MPC8240 Integrated Processor User s Manual ...
Page 38: ...xviii MPC8240 Integrated Processor User s Manual TABLES Table Number Title Page Number ...
Page 48: ...xlviii MPC8240 Integrated Processor User s Manual Acronyms and Abbreviations ...
Page 312: ...6 94 MPC8240 Integrated Processor User s Manual ROM Flash Interface Operation ...
Page 348: ...7 36 MPC8240 Integrated Processor User s Manual PCI Host and Agent Modes ...
Page 372: ...8 24 MPC8240 Integrated Processor User s Manual DMA Register Descriptions ...
Page 394: ...9 22 MPC8240 Integrated Processor User s Manual I2O Interface ...
Page 412: ...10 18 MPC8240 Integrated Processor User s Manual Programming Guidelines ...
Page 454: ...12 14 MPC8240 Integrated Processor User s Manual Internal Arbitration ...
Page 466: ...13 12 MPC8240 Integrated Processor User s Manual Exception Latencies ...
Page 516: ...16 14 Watchpoint Trigger Applications ...
Page 538: ...B 16 MPC8240 Integrated Processor User s Manual Setting the Endian Mode of Operation ...
Page 546: ...C 8 MPC8240 Integrated Processor User s Manual ...
Page 640: ...INDEX Index 16 MPC8240 Integrated Processor User s Manual ...