Copyright © Siemens AG 2016. All rights reserved
170
ERTEC 200P-2 Manual
Technical data subject to change
Version 1.0
2.3.5.9 Register description
Note
: The parameter "ASYNC_ADDR_MODE" in the EMC-IP is set to '1' by the ERTEC
200P bootcode.
Module: /emc_reg
Register:
REVISION_CODE
Address:
0h
Bits:
31dt0
Reset value:
04200806h
Attributes: r
Description:
Revision Code
Bit
Identifier
Reset Attr.
Function / Description
10dt0 LABEL
006h r Release
Label
15dt11 INCREMENT
01h
r Increment
18dt16 PATCH
0h
r
Patch
Version
20dt19 PLATFORM
0h
r
Platform
code
31dt21 ID
021h r Identification
code
Register:
ASYNC_WAIT_CYCLE_CONFIG
Address:
4h
Bits:
31dt0
Reset value:
40000080h
Attributes: r (w)
Description:
Async. Wait Cycle Configuration register
Bit
Identifier
Reset Attr.
Function / Description
19dt0 MAX_EXT_WAIT
00080h r w
Maximum number of wait cycles.
If an access is delayed by WAIT input for
more than [(MAX_E1) x 16] clocks,
the access is completed.
23dt20 reserved_3
0h
r reserved
24
BE_CTRL1
0h
r w
Byte Enable Control Async. Bank 1:
0 = all Byte Enables low during read
1 = Byte Enable reflect AHB HSIZE during
read
25
BE_CTRL2
0h
r w
Byte Enable Control Async. Bank 2:
0 = all Byte Enables low during read
1 = Byte Enable reflect AHB HSIZE during
read
26
BE_CTRL3
0h
r w
Byte Enable Control Async. Bank 3:
0 = all Byte Enables low during read
1 = Byte Enable reflect AHB HSIZE during
read
27
BE_CTRL4
0h
r w
Byte Enable Control Async. Bank 4:
0 = all Byte Enables low during read