Copyright © Siemens AG 2016. All rights reserved
394
ERTEC 200P-2 Manual
Technical data subject to change
Version 1.0
Register:
EDC_PARITY_EN
Address: 64h
Bits:
31dt0
Reset value: 0h
Attribu-
tes:
r
w
Description:
EDC and Parity Enable (2:0)
Bit Identifier
Reset Attr. Function / Description
0 I_CACHE_PAR_EN
xh
r w
0: Parity logic for ARM926 I-cache / I-
tag is disabled (default)
1: Parity logic for ARM926 I-cache / I-
tag is enabled
1 D_CACHE_PAR_EN
xh
r w
0: Parity logic for ARM926 D-cache /
D-tag is disabled (default)
1: Parity logic for ARM926 D-cache /
D-tag is enabled
2 EDC_DISABLE_ARM926
xh
r w
0: The EDC logic in ARM926 I/D-TCM
is enabled (default)
1: The EDC logic in ARM926 I/D-TCM
is disabled
3 reserved
xh
r w
0: reserved (default)
1: reserved
Register:
MODUL_ACCESS_ERR
Address: 68h
Bits:
31dt0
Reset value: 0h
Attribu-
tes:
rh
w
Description:
Module Access Error register (5:0) - '0'h must be written to
the register to clear
Bit Identifier
Reset Attr. Function / Description
0 PN_IP_ACCESS_ERR
xh
r
h
w
0: No access error has occurred in
the PN-IP
1: An access error has occurred in the
PN-IP
1 PER_IF_ACCESS_ERR
xh
r
h
w
0: No access error has occurred in
the PER-IF
1: An access error has occurred in the
PER-IF
2 I_FILTER_ACCESS_ERR
xh
r
h
w
0: No access error has occurred in
the I-filter
1: An access error has occurred in the
I-filter
3 HOST_IF_ACCESS_ERR
xh
r
h
w
0: No access error has occurred in
the HOST IF
1: An access error has occurred in the