Chapter 11 Serial I/O Port
11-14
11.4.1 Line Control Register 0 (SILCR0)
0xF300 (Ch. 0)
Line Control Register 1 (SILCR1)
0xF400 (Ch. 1)
These registers specify the format of asynchronous transmission/reception data.
31
16
0
:
Type
:
Initial
value
15
14
13
12 7 6 5 4 3 2 1 0
RWUB TWUB UODE
0
SCS
UEPS UPEN USBL
UMODE
R/W R/W R/W
R/W
R/W R/W R/W
R/W
:
Type
0
1
0
10
0
0
0
00 :
Initial
value
Bits Mnemonic Field
Name
Description
31:16
⎯
Reserved
⎯
15 RWUB
Receive Wake
Up Bit
Wake Up Bit for Receive (Initial value: 0, R/W)
When in the Multi-Controller System mode, this field selects whether to receive
address (ID) frames whose Wake Up bits (WUB) are “1” or to receive data frames
whose Wake Up bits (WUB) are “0”. This value is undefined when not in the Multi-
Controller System mode.
0: Receive data frames.
1: Receive address (ID) frames.
14 TWUB
Transmit Wake
Up Bit
Wake Up Bit for Transmit (Initial value: 1, R/W)
When in the Multi-Controller System mode, this field specifies the Wake Up bit (WUB).
This value is undefined when not in the Multi-Controller System mode.
0: Data frame transfer (WUB = 0)
1: Address (ID) frame transfer (WUB = 1)
13 UODE
Open Drain
Enable
TXD Open Drain Enable (Initial value: 0, R/W)
This field selects the output mode of the TXD signal. When in the Multi-Controller
System mode, the Slave Controller must set the TXD signal to Open Drain.
0: Totem pole output
1: Open drain output
12:7
⎯
Reserved
⎯
6:5
SCS
Clock Select
SIO Clock Select (Initial value: 10, R/W)
This field selects the serial transfer clock. The clock frequency that is the serial
transfer clock divided by 16 becomes the baud rate (bps).
00: Internal clock (IMBUSCLKF)
01: Baud rate generator output that divided IMBUSCLKF
10: External clock (SCLK)
11: Baud rate generator output that divided SCLK
4 UEPS
Even Parity
Select
UART Even Parity Select (Initial value: 0, R/W)
This field selects the parity mode.
0: Odd parity
1: Even parity
3 UPEN
Parity Check
Enable
UART Parity Enable (Initial value: 0, R/W)
This field selects whether to perform the parity check.
0: Disable the parity check
1: Enable the parity check
2
USBL
Stop Bit Length
UART Stop Bit Length (Initial value: 0, R/W)
This field specifies the stop bit length.
0: 1 bit
1: 2 bits
1:0
UMODE
Mode
UART Mode (Initial value: 00, R/W)
This field sets the data frame mode.
00: 8-bit data length
01: 7-bit data length
10: Multi-Controller 8-bit data length
11: Multi-Controller 7-bit data length
Figure 11.4.1 Line Control Register
Summary of Contents for TMPR4925
Page 1: ...64 Bit TX System RISC TX49 Family TMPR4925 Rev 3 0 ...
Page 4: ......
Page 15: ...Handling Precautions ...
Page 16: ......
Page 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Page 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Page 42: ...4 Precautions and Usage Considerations 4 2 ...
Page 43: ...TMPR4925 ...
Page 44: ......
Page 54: ...Chapter 1 Features 1 8 ...
Page 58: ...Chapter 2 Block Diagram 2 4 ...
Page 88: ...Chapter 4 Address Mapping 4 12 ...
Page 226: ...Chapter 8 DMA Controller 8 58 ...
Page 260: ...Chapter 9 SDRAM Controller 9 34 ...
Page 480: ...Chapter 15 Interrupt Controller 15 32 ...
Page 554: ...Chapter 19 Real Time Clock RTC 19 8 ...
Page 555: ...Chapter 20 Removed 20 1 20 Removed ...
Page 556: ...Chapter 20 Removed 20 2 ...
Page 564: ...Chapter 21 Extended EJTAG Interface 21 8 ...
Page 580: ...Chapter 22 Electrical Characteristics 22 16 ...
Page 588: ...Chapter 24 Usage Notes 24 2 ...