Peripheral Bridge (AIPS-lite)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
14-3
Preliminary
Accesses that fall within the address space of the AIPS-lite are decoded to provide individual module
selects for peripheral devices on the peripheral bus interface.
See the peripherals section of
for a description of which peripherals are allocated to which
16 KB memory space in the AIPS-lite address map.
14.4.1
Read Cycles
Two-clock read accesses are possible with the AIPS-Lite when the reference size is 32 bits or smaller. This
module does not support any type of misaligned read access crossing a 32-bit boundary.
14.4.2
Write Cycles
Two-clock write accesses are possible with the AIPS-Lite when the reference size is 32 bits or smaller.
This module does not support any type of misaligned write access crossing a 32-bit boundary.