Enhanced Serial Communication Interface (eSCI)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
24-3
Preliminary
24.3.1
Module Memory Map
The eSCI memory map is shown in
. The address of each register is given as an offset to the
eSCI base address. Registers are listed in address order, identified by complete name and mnemonic, and
include the type of accesses allowed.
24.3.2
Register Descriptions
This section lists the eSCI registers in address order and describes the registers and their bit fields.
24.3.2.1
eSCI Control Register 1 (ESCIx_CR1)
Table 24-1. eSCI Memory Map
Offset from
eSCI_BASE
(eSCI_A = 0xFFFA_0000
eSCI_B = 0xFFFA_4000
eSCI_C = 0xFFFA_8000
eSCI_D = 0xFFFA_C000
eSCI_E = 0xFFFB_0000
eSCI_F = 0xFFFB_4000
eSCI_G = 0xFFFB_8000
eSCI_H = 0xFFFB_C000
Register
Access
Reset Value
Section/Page
0x0000
ESCIx_CR1—eSCI control register 1
R/W
0x0004_0000
0x0004
ESCIx_CR2—eSCI control register 2
R/W
0xA000
000x06
ESCIx_DR—eSCI data register
R/W
0x0000
0x0008
ESCIx_SR—eSCI status register
R
0x8000_0000
0x000C
ESCIx_LCR—LIN control register
R/W
0x0000_0000
0x0010
ESCIx_LTR—LIN transmit register
R/W
0x0000_0000
0x0014
ESCIx_LRR—LIN receive register
R/W
0x0000_0000
0x0018
ESCIx_LPR—LIN cyclic redundancy check (CRC)
polynomial register
R
0xC599_0000
Offset: Base + 0x0000
Access: Read/Write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
SBR
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
LOOPS
0
RSRC
M
WAKE
ILT
PE
PT
TIE
TCIE
RIE
ILIE
TE
RE
RWU
SBK
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 24-2. eSCI Control Register 1 (ESCIx_CR1)