Internal Static RAM (SRAM)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
21-2
Freescale Semiconductor
Preliminary
Figure 21-1. SRAM Block Diagram
21.1.2
Features
The SRAM has these major features:
•
Supports read/write accesses mapped to the SRAM memory from any master
•
Configurable number of 8 KB blocks powered during low-power sleep
•
Byte, halfword, and word addressable
•
Error correcting code (ECC) performs single bit correction, double bit detection on a 32-bit
boundary
SRAM A
8 KB
CRP_PSCR[RAMSEL] & SLEEP
Power gate
V
DD15
voltage
regulator
SRAM B
8 KB
CRP_PSCR[RAMSEL] & SLEEP
Power gate
SRAM C
8 KB
CRP_PSCR[RAMSEL] & SLEEP
Power gate
SRAM D
8 KB
SRAM E
8 KB
SRAM F
8 KB
SRAM G
8 KB
SRAM H
8 KB
CRP_PSCR[RAMSEL] & SLEEP
Power gate
SRAM I
8 KB
CRP_PSCR[RAMSEL] & SLEEP
Power gate
SRAM J
8 KB