Frequency Modulated Phase Locked Loop (FMPLL)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
4-3
Preliminary
4.3.1
Module Memory Map
shows the FMPLL memory map. The address of each register is given as an offset to the FMPLL
base address. Registers are listed in address order, identified by complete name and mnemonic, and lists
the type of accesses allowed.
4.3.2
Register Descriptions
This section lists the FMPLL registers in address order and describes the registers and their bit fields.
4.3.2.1
FMPLL Synthesizer Status Register (SYNSR)
Table 4-1. FMPLL Memory Map
Offset from
FMPLL_BASE_ADDR
(0xFFFF_0000)
Register
Access
Reset Value
Section/Page
0x0000
Reserved
0x0004
SYNSR—FMPLL Synthesizer Status Register
R/W
—
1
1
See specific register description.
0x0008
ESYNCR1—FMPLL Enhanced Synthesizer Control
Register 1
R/W
0x8001_0053
0x000C
ESYNCR2—FMPLL Enhanced Synthesizer Control
Register 2
R/W
0x0000_0005
0x0010–0x0014
Reserved
FMOffset: PLL_BAS 0x0004
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
LOLF
LOC MODE
PLL
SEL
PLL
REF
LOCKS LOCK
LOCF
CAL
DONE
CAL
PASS
W
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 4-2. FMPLL Synthesizer Status Register (SYNSR)
Table 4-2. SYNSR Register Field Descriptions
Field
Description
bits 0–21
Reserved.