Enhanced Modular I/O Subsystem (eMIOS200)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
26-6
Freescale Semiconductor
Preliminary
26.4
Register Descriptions
This section lists the eMIOS200 registers in address order and describes the registers and their bit fields.
26.4.1
eMIOS200 Module Configuration Register (EMIOS_MCR)
The EMIOS_MCR contains global control bits for the eMIOS200 block.
0x0040
EMIOS_CADR[1] — A Register
R/W
0x0000_0000
0x0044
EMIOS_CBDR[1] — B Register
R/W
0x0000_0000
0x0048
EMIOS_CCNTR[1] — Counter Register
R
0x0000_0000
0x004C
EMIOS_CCR[1] — Control Register
R/W
0x0000_0000
0x0050
EMIOS_CSR[1] — Status Register
R
0x0000_0000
0x0058–0x005F
Reserved
Unified Channel 2–23 Registers
0x0060–0x0031F Same as Channel 0 and Channel 1 Registers (e.g.
EMIOS_CADR[2], EMIOS_CBDR[2], etc)
—
—
—
1
Note that R/W registers may contain some read-only or write-only bits.
Offset: EMIO 0x0000
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MDIS
FRZ
GTBE
0
GPREN
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
GPRE[0:7]
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-2. eMIOS200 Module Configuration Register (EMIOS_MCR)
Table 26-3. eMIOS200 Memory Map (continued)
Offset from
EMIOS_BASE
(0xFFFE_4000)
Register
Access
1
Reset Value
Section/Page