Enhanced Serial Communication Interface (eSCI)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
24-13
Preliminary
Offset: Base + 0x0010
Access: Read/Write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
W
P1/
L7/
HDCHK/
T7/
D7
P0/
L6/
CSUM/
T6/
D6
ID5/
L5/
CRC/
T5/
D5
ID4/
L4/
TX/
T4/
D4
ID3/
L3/
T11/
T3/
D3
ID2/
L2/
T10/
T2/
D2
ID1/
L1/
T9/
T1/
D1
ID0/
L0/
T8/
T0/
D0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 24-7. LIN Transmit Register (ESCIx_LTR)
Offset: eSCI x Base + 0x0010
Access: Write
0
1
2
3
4
5
6
7
R
1st Write (
) W
P[1:0]
ID[5:0]
2nd Write (
) W
L[7:0]
3rd Write (
) W
HDCHK
CSUM
CRC
TX (RX)
T[11:8]
4th Write (
) W
T[7:0]
5th Write (
) W
D[7:0]
Reset
0
0
0
0
0
0
0
0
Figure 24-8. LIN Transmit Register (ESCIx_LTR) Alternate Diagram
Table 24-7. ESCIx_LTR First Byte Field Description
Field
Description
Pn
Parity Bit n. When parity generation is enabled (ESCIx_LCR[PRTY] = 1), the parity bits are generated automatically.
Otherwise they must be provided in this field.
IDn
1
1
The values 3C, 3D, 3E, and 3F of the ID-field (ID0-5) indicate command and extended frames. Refer to LIN specification
revision 2.0.
Header Bit n. The LIN address, for LIN 1.x standard frames the length bits must be set appropriately (see the table
below), extended frames are recognized by their specific patterns.
bits 8–31 Reserved.
ID5
ID4
data bytes
0
0
2
0
1
2
1
0
4
1
1
8