Enhanced Queued Analog-to-Digital Converter (eQADC)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
31-25
Preliminary
31.3.4
On-Chip ADC Registers
This section describes registers that control on-chip ADC operation. The ADC registers are not part of the
CPU accessible memory map. These registers can be accessed indirectly through configuration commands
only. There are five non-memory-mapped registers for ADC0. The address, usage, and access privilege of
each register is shown in
. Data written to or read from reserved areas of the memory map is
undefined.
Offset: RFIFO0: Base + 0x0300 (RF0R0)
Base + 0x0304 (RF0R1)
Base + 0x0308 (RF0R2)
Base+0x030C (RF0R3)
RFIFO1: Base + 0x0340 (RF1R0)
Base + 0x0344 (RF1R1)
Base + 0x0348 (RF1R2)
Base + 0x034C (RF1R3)
RFIFO2: Base + 0x0380 (RF2R0)
Base + 0x0384 (RF2R1)
Base + 0x0388 (RF2R2)
Base + 0x038C (RF2R3)
RFIFO3: Base + 0x03C0 (RF3R0)
Base + 0x03C4 (RF3R1)
Base + 0x03C8 (RF3R2)
Base + 0x03CC (RF3R3)
RFIFO4: Base + 0x0400 (RF4R0)
Base + 0x0404 (RF4R1)
Base + 0x0408 (RF4R2
Base + 0x040C (RF4R3)
RFIFO5: Base + 0x0440 (RF5R0)
Base + 0x0444 (RF5R1)
Base + 0x0448 (RF5R2)
Base + 0x044C (RF5R3)
Access: Read
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
RFIFO[0–5]_DATA
n
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 31-14. eQADC RFIFOn Registers (EQADC_RF[0–5]Rn)
Table 31-17. EQADC_RF[0–5]Rn Field Descriptions
Field
Description
RFIFO[0–5]
_DATAn
RFIFO[0–5] data n. Returns the value stored within the entry of RFIFO[0–5]. Each RFIFO is composed of four
16-bit entries, with register 0 being mapped to the entry with the smallest memory mapped address.