Enhanced Modular I/O Subsystem (eMIOS200)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
26-5
Preliminary
26.2.2
Output Disable Input — eMIOS200 Output Disable Input Signal
Output disable inputs are connected as defined in
26.3
Memory Map and Registers
This section provides a detailed description of all eMIOS200 registers.
26.3.1
Module Memory Map
The eMIOS200 memory map is shown in
. The address of each register is given as an offset to
the eMIOS200 base address. Registers are listed in address order, identified by complete name and
mnemonic, and lists the type of accesses allowed.
Table 26-2. ODIS Input Signals
eMIOS200 channel
Output Disable Input Signal
emios_flag_out[17]
Output disable input[3]
emios_flag_out[16]
Output disable input[2]
emios_flag_out[9]
Output disable input[1]
emios_flag_out[8]
Output disable input[0]
Table 26-3. eMIOS200 Memory Map
Offset from
EMIOS_BASE
(0xFFFE_4000)
Register
Access
1
Reset Value
Section/Page
Global Registers
0x0000
EMIOS_MCR — Module Configuration Register
R/W
0x0000_0000
0x0004
EMIOS_GFR — Global FLAG Register
R
0x0000_0000
0x0008
EMIOS_OUDR — Output Update Disable Register
R/W
0x0000_0000
0x000C
EMIOSUCDIS — Stop (Disable) Channel Register
R/W
0x0000_0000
0x0010–0x001F
Reserved
Unified Channel 0 Registers
0x0020
EMIOS_CADR[0] — Channel A Data Register
R/W
0x0000_0000
0x0024
EMIOS_CBDR[0] — Channel B Data Register
R/W
0x0000_0000
0x0028
EMIOS_CCNTR[0] — Channel Counter Register
R
0x0000_0000
0x002C
EMIOS_CCR[0] — Channel Control Register
R/W
0x0000_0000
0x0030
EMIOS_CSR[0] — Channel Status Register
R
0x0000_0000
0x0038–0x003F
Reserved
Unified Channel 1 Registers