Enhanced Queued Analog-to-Digital Converter (eQADC)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
31-15
Preliminary
31.3.3.7
eQADC Interrupt and eDMA Control Registers 0–5 (EQADC_IDCRn)
The eQADC_IDCRs contain bits to enable the generation of interrupt or eDMA requests when the
corresponding flag bits are set in EQADC_FISRn (
Section 31.3.3.8, “eQADC FIFO and Interrupt Status
0b1110
Falling- or rising-edge external trigger, continuous scan
0b1111
Reserved
Offset: EQAD 0x0060 (EQADC_IDCR0)
EQAD 0x0062 (EQADC_IDCR1)
EQAD 0x0064 (EQADC_IDCR2)
EQAD 0x0066 (EQADC_IDCR3)
EQAD 0x0068 (EQADC_IDCR4)
EQAD 0x006A (EQADC_IDCR5)
Access: Read/Write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
NCI
En
TORI
En
PIEn
EOQI
En
CFUI
En
0
CFF
En
CFF
Sn
0
0
0
0
RFOI
En
0
RFD
En
RFD
Sn
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 31-8. eQADC Interrupt and eDMA Control Registers 0–5 (EQADC_IDCRn)
Table 31-10. EQADC_IDCRn Field Descriptions
Field
Description
NCIEn
Non-Coherency Interrupt Enable n. Enables the eQADC to generate an interrupt request when the
corresponding NCFn, described in
Section 31.3.3.8, “eQADC FIFO and Interrupt Status Registers 0–5
,” is asserted.
0 Disable non-coherency interrupt request
1 Enable non-coherency interrupt request
TORIEn
Trigger Overrun Interrupt Enable n. Enables the eQADC to generate an interrupt request when the corresponding
TORFn (described in
Section 31.3.3.8, “eQADC FIFO and Interrupt Status Registers 0–5 (EQADC_FISRn)
”) is
asserted.
Apart from generating an independent interrupt request for a CFIFOn trigger overrun event, the eQADC also
provides a combined interrupt at which the result FIFO overflow interrupt, the command FIFO underflow interrupt,
and the command FIFO trigger overrun interrupt requests of all CFIFOs are ORed. When RFOIEn, CFUIEn, and
TORIEn are all asserted, this combined interrupt request is asserted whenever one of the following 18 flags
becomes asserted: RFOFn, CFUFn, and TORFn (assuming that all interrupts are enabled). See
,”
for details.
0 Disable trigger overrun interrupt request
1 Enable trigger overrun interrupt request
PIEn
Pause Interrupt Enable n. Enables the eQADC to generate an interrupt request when the corresponding PFx in
EQADC_FISRn (See
Section 31.3.3.8, “eQADC FIFO and Interrupt Status Registers 0–5 (EQADC_FISRn)
)
is
asserted.
0 Disable pause interrupt request
1 Enable pause interrupt request
Table 31-9. CFIFO Operation Mode Table (continued)
MODEn
CFIFO Operation Mode