FlexRay Communication Controller (FLEXRAY)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
30-42
Freescale Semiconductor
Preliminary
30.5.2.30 System Memory Access Time-Out Register (SYMATOR)
Table 30-36. CIFRR Field Descriptions
Field
Description
MIF
Module Interrupt Flag. This flag is set if there is at least one interrupt source that has its interrupt flag asserted.
0 No interrupt source has its interrupt flag asserted
1 At least one interrupt source has its interrupt flag asserted
PRIF
Protocol Interrupt Flag. This flag is set if at least one of the individual protocol interrupt flags in the
Interrupt Flag Register 0 (PIFR0)
Protocol Interrupt Flag Register 1 (PIFR1)
is equal to 1.
0 All individual protocol interrupt flags are equal to 0
1 At least one of the individual protocol interrupt flags is equal to 1
CHIF
CHI Interrupt Flag. This flag is set if at least one of the individual CHI error flags in the
is equal to 1.
0 All CHI error flags are equal to 0
1 At least one CHI error flag is equal to 1
WUPIF
Wakeup Interrupt Flag. Provides the same value as GIFER[WUPIF]
FNEBIF
Receive FIFO Channel B Not Empty Interrupt Flag. Provides the same value as GIFER[FNEBI]
FNEAIF
Receive FIFO Channel A Not Empty Interrupt Flag. Provides the same value as GIFER[FNEAIF]
RBIF
Receive Message Buffer Interrupt Flag. This flag is set if for at least one of the individual receive message buffers
(MBCCSRn[MTD] = 0) the interrupt flag MBIF in the corresponding
Message Buffer Configuration, Control,
is equal to 1.
0 None of the individual receive message buffers has the MBIF flag asserted.
1 At least one individual receive message buffers has the MBIF flag asserted.
TBIF
Transmit Message Buffer Interrupt Flag. This flag is set if for at least one of the individual single or double
transmit message buffers (MBCCSRn[MTD] = 1) the interrupt flag MBIF in the corresponding
Configuration, Control, Status Registers (MBCCSRn)
is equal to 1.
0 None of the individual transmit message buffers has the MBIF flag asserted.
1 At least one individual transmit message buffers has the MBIF flag asserted.
Base + 0x003E
Write: Disabled Mode
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
TIMEOUT
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
Figure 30-30. System Memory Access Time-Out Register (SYMATOR)
Table 30-37. SYMATOR Field Descriptions
Field
Description
TIMEOUT
Time Out. This value defines the maximum number of wait states on the system memory bus interface. This
value must never exceeded in order to ensure no data are lost even under internal worst case conditions.
If the number of wait states is greater than the TIMEOUT value, but is less than twice the TIMEOUT value, and
internal worst case conditions occur, than data might be lost. If data are lost, the System Bus Communication
Failure Error Flag SBCF_EF is set in the
CHI Error Flag Register (CHIERFR)
If the number of wait states is greater than twice the TIMEOUT value, data will be lost, and the System Bus
Communication Failure Error Flag SBCF_EF is set in the
CHI Error Flag Register (CHIERFR)
.