B1.11
c8 system operations
System operations are divided into two categories. When the CRn value is c8, these operations are called
c8 system operations.
The following table shows the System operations when CRn is c8 and the processor is in AArch32 state.
See the
Arm
®
Architecture Reference Manual Armv8, for Armv8-A architecture profile
for more
information about these operations.
Table B1-11 c8 System operations summary
op1 CRm op2 Name
Description
0
c3
0
TLBIALLIS
Invalidate entire TLB Inner Shareable
1
TLBIMVAIS
Invalidate unified TLB entry by VA and ASID Inner Shareable
2
TLBIASIDIS
Invalidate unified TLB by ASID match Inner Shareable
3
TLBIMVAAIS
Invalidate unified TLB entry by VA all ASID Inner Shareable
5
TLBIMVALIS
Invalidate unified TLB entry by VA Inner Shareable, Last level
7
TLBIMVAALIS
Invalidate unified TLB by VA all ASID Inner Shareable, Last level
c5
0
ITLBIALL
Invalidate instruction TLB
1
ITLBIMVA
Invalidate instruction TLB entry by VA and ASID
2
ITLBIASID
Invalidate instruction TLB by ASID match
c6
0
DTLBIALL
Invalidate data TLB
1
DTLBIMVA
Invalidate data TLB entry by VA and ASID
2
DTLBIASID
Invalidate data TLB by ASID match
c7
0
TLBIALL
Invalidate unified TLB
1
TLBIMVA
Invalidate unified TLB by VA and ASID
2
TLBIASID
Invalidate unified TLB by ASID match
3
TLBIMVAA
Invalidate unified TLB entries by VA all ASID
5
TLBIMVAL
Invalidate last level of stage 1 TLB entry by VA
7
TLBIMVAAL
Invalidate last level of stage 1 TLB entry by VA all ASID
B1 AArch32 system registers
B1.11 c8 system operations
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B1-165
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......