Chapter C8
Memory-mapped debug registers
This chapter describes the debug memory-mapped registers and shows examples of how to use them.
It contains the following sections:
•
C8.1 Memory-mapped debug register summary
•
C8.2 External Debug Reserve Control Register
•
C8.3 External Debug Integration Mode Control Register
•
C8.4 External Debug Device ID Register 0
•
C8.5 External Debug Device ID Register 1
•
C8.6 External Debug Processor Feature Register
•
C8.7 External Debug Feature Register
•
C8.8 External Debug Peripheral Identification Registers
•
C8.9 External Debug Peripheral Identification Register 0
•
C8.10 External Debug Peripheral Identification Register 1
•
C8.11 External Debug Peripheral Identification Register 2
•
C8.12 External Debug Peripheral Identification Register 3
•
C8.13 External Debug Peripheral Identification Register 4
•
C8.14 External Debug Peripheral Identification Register 5-7
•
C8.15 External Debug Component Identification Registers
•
C8.16 External Debug Component Identification Register 0
•
C8.17 External Debug Component Identification Register 1
•
C8.18 External Debug Component Identification Register 2
•
C8.19 External Debug Component Identification Register 3
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
C8-643
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......