B2.90
System Control Register, EL1
The SCTLR_EL1 characteristics are:
Purpose
Provides top level control of the system, including its memory system at EL1.
SCTLR_EL1 is part of the Virtual memory control registers functional group.
Usage constraints
This register is accessible as follows:
EL0 EL1
(NS)
EL1
(S)
EL2 EL3
(SCR.NS = 1)
EL3
(SCR.NS = 0)
-
RW
RW RW RW
RW
Configurations
SCTLR_EL1 is architecturally mapped to AArch32 register SCTLR(NS) See
Attributes
SCTLR_EL1 is a 32-bit register.
31
0
M
A
C
I
RES
0
SA
CP15BEN
ITD
SED
UMA
SA0
RES
0
RES
0
EE
DZE
nTWI
RES
0
UCT
E0E
UCI
THEE
25
26
24 23
20
18
19
17 16 15
13
14
12 11 10
8
9
7 6 5
3
4
2 1
27
28
29
30
RES
1
RES
0
21
22
RES
1
RES
0
RES
1
WXN
nTWE
RES
1
Figure B2-61 SCTLR_EL1 bit assignments
[31:30]
Reserved,
RES0
.
[29:28]
Reserved,
RES1
.
[27]
Reserved,
RES0
.
UCI, [26]
Enables EL0 access to the DC CVAU, DC CIVAC, DC CVAC and IC IVAU instructions in the
AArch64 Execution state. The possible values are:
0
EL0 access disabled. This is the reset value.
1
EL0 access enabled.
EE, [25]
B2 AArch64 system registers
B2.90 System Control Register, EL1
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-525
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......