A3.2
Input synchronization
The Cortex
‑
A35 processor synchronizes certain input signals. The SoC can present these inputs
asynchronously. All other external signals must be synchronous with reference to
CLKIN
.
Input signals that the Cortex
‑
A35 processor synchronizes:
•
nCORERESET
.
•
nCPUPORESET
.
•
nFIQ
.
•
nIRQ
.
•
nL2RESET
.
•
nMBISTRESET
.
•
nPRESETDBG
.
•
nREI
.
•
nSEI
.
•
nVFIQ
.
•
nVIRQ
.
•
nVSEI
.
•
CLREXMONREQ
.
•
CPUQREQn
.
•
CTICHOUTACK
.
•
CTIIRQACK
.
•
DBGEN
.
•
EDBGRQ
.
•
EVENTI
.
•
L2FLUSHREQ
.
•
L2QREQn
.
•
NEONQREQn
.
•
NIDEN
.
•
SPIDEN
.
•
SPNIDEN
.
Input signals that the Cortex
‑
A35 processor synchronizes under certain conditions:
•
CTICHIN
.
The synchronized
CTICHIN
input signals are used only if the
CISBYPASS
input signal is deasserted
LOW. If the
CISBYPASS
signal is asserted HIGH the
CTICHIN
synchronizers are not used, and the
SoC must present the
CTICHIN
synchronously to
CLKIN
.
A3 Clocks, Resets, and Input Synchronization
A3.2 Input synchronization
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
A3-51
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......