Chapter B1 AArch32 system registers
This chapter describes the system registers in the AArch32 state.
Chapter B2 AArch64 system registers
This chapter describes the system registers in the AArch64 state.
This chapter describes the GIC registers.
Chapter B4 Generic Timer registers
This chapter describes the Generic Timer registers.
This part describes the debug functionality and registers of the Cortex
‑
A35 processor.
This chapter describes the debug features of the processor.
This chapter describes the
Performance Monitor Unit
(PMU) of the processor.
This chapter describes the
Embedded Trace Macrocell
(ETM) of the processor.
This chapter describes the cross-trigger components of the processor.
Chapter C5 Direct access to internal memory
This chapter describes the direct access to internal memory that caches and TLBs use.
Chapter C6 AArch32 debug registers
This chapter describes the debug registers in the AArch32 execution state and shows examples of
how to use them.
Chapter C7 AArch64 debug registers
This chapter describes the debug registers in the AArch64 execution state and shows examples of
how to use them.
Chapter C8 Memory-mapped debug registers
This chapter describes the debug memory-mapped registers and shows examples of how to use
them.
This chapter describes the ROM table that debuggers can use to determine which components are
implemented. It also describes the ROM table registers.
This chapter describes the PMU registers.
This chapter describes the ETM registers.
This chapter describes the CTI registers.
Appendix A Signal Descriptions
This appendix describes the signals at the external interfaces of the processor.
Appendix B AArch32 UNPREDICTABLE Behaviors
The cases in which the Cortex
‑
A35 processor implementation diverges from the preferred
behavior described in Armv8 AArch32
UNPREDICTABLE
behaviors.
Preface
Using this book
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
21
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......