0b100
64 Architectural Timer ticks are required before retention entry.
0b101
128 Architectural Timer ticks are required before retention entry.
0b110
256 Architectural Timer ticks are required before retention entry.
0b111
512 Architectural Timer ticks are required before retention entry.
This field is present only if the Advanced SIMD and floating-point support is implemented.
Otherwise, it is
RES0
.
[2:0]
CPU retention control. The possible values are:
0b000
Disable the retention circuit. This is the reset value.
0b001
2 Architectural Timer ticks are required before retention entry.
0b010
8 Architectural Timer ticks are required before retention entry.
0b011
32 Architectural Timer ticks are required before retention entry.
0b100
64 Architectural Timer ticks are required before retention entry.
0b101
128 Architectural Timer ticks are required before retention entry.
0b110
256 Architectural Timer ticks are required before retention entry.
0b111
512 Architectural Timer ticks are required before retention entry.
To access the CPUECTLR_EL1:
MRS <Xt>, S3_1_C15_C2_1; Read EL1 CPU Extended Control Register
MSR S3_1_C15_C2_1, <Xt>; Write EL1 CPU Extended Control Register
Register access is encoded as follows:
Table B2-28 CPUECTLR_EL1 access encoding
op0 op1 CRn CRm op2
11
001 1111 0010 001
B2 AArch64 system registers
B2.37 CPU Extended Control Register, EL1
100236_0100_00_en
Copyright © 2015–2017, 2019 Arm Limited or its affiliates. All rights
reserved.
B2-417
Non-Confidential
Summary of Contents for Cortex-A35
Page 4: ......
Page 18: ......
Page 26: ......
Page 27: ...Part A Functional Description ...
Page 28: ......
Page 145: ...Part B Register Descriptions ...
Page 146: ......
Page 573: ...Part C Debug ...
Page 574: ......
Page 845: ...Part D Appendices ...
Page 846: ......