ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
224
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
ISP Address (FMC_ISPADDR)
Register
Offset
R/W Description
Reset Value
FMC_ISPADDR
0x04
R/W ISP Address Register
0x0000_0000
31
30
29
28
27
26
25
24
ISPADDR
23
22
21
20
19
18
17
16
ISPADDR
15
14
13
12
11
10
9
8
ISPADDR
7
6
5
4
3
2
1
0
ISPADDR
Bits
Description
[31:0]
ISPADDR
ISP Address
The ISD94100 series is equipped with an embedded . ISPADDR[1:0] must be kept 00 for
ISP 32-bit operation. ISPADDR[2:0] must be kept 000 for ISP 64-bit operation.
ISPADDR[3:0] must be kept 0000 for ISP multi-word operation.
For CRC32 Checksum Calculation command, this field is the flash starting address for
checksum calculation, 4 Kbytes alignment is necessary for CRC32 checksum calculation.
For FLASH 32-bit Program, ISP address needs word alignment (4-byte). For FLASH 64-bit
Program, ISP address needs double word alignment (8-byte). For FLASH multi-word
Program, ISP address needs four word alignment (16-byte).